## **Optical Microcontroller with TEC**

#### **General Description**

The DS4835 is a low-power, 16-bit microcontroller with a unique peripheral set supporting optical applications that require high-resolution conversion of many analog signals and digital-signal processing (DSP) of those signals, and an external host interface. The device integrates various power management integrated circuits (PMIC) blocks including an inrush control and DC-DC converters that can be used to power various slave components. An integrated TEC controller provides temperature control for DWDM laser applications. A wide variety of optical transceiver controller applications are supported without the need of external circuitry, thereby minimizing cost and PCB area. Power dissipation and throughput are optimized using a programmable round-robin 16-bit analogto-digital converter (ADC) and 16-bit fast comparator, which operate completely independent of the core and significantly reduce core overhead. A dual multiply/accumulate (MAC) is included to minimize interrupt service timing. 16-bit PWM channels are included to provide an unprecedented level of precision in digital power-control applications.

The DS4835 provides a complete optical control, calibration, and monitor solution compatible with various optical transceiver multisource agreements (MSA). Additional resources include a fast and accurate ADC, fast window comparators, delta-sigma (DS) DAC and current DACs, an accurate internal temperature sensor, two fast sampleholds, and a multi-protocol serial master/slave interface. An independent, 400kHz-compliant, slave I2C interface with four configurable slave addresses facilitates communication to a host, in addition to password-protected in-system programming of the on-chip flash. Extensive design-in and applications support are available, including comprehensive user's and programmer's guides, complete reference designs with documented code, and in-depth application notes showing numerous code examples in both C and assembly language. Firmware development is supported by third-party vendors.

## **Applications**

- SFP+/SFP28/SF56, Tunable
- OLT: XGSPON, NGPON2
- QSFP28, QSFP56, QSFP-DD, OSFP

#### **Benefits and Features**

- Integrated PMIC and Analog Saves Space
  - 4 DC-DC Converters (3 Buck, 1 Buck or Boost)
  - · 2 TEC Controllers
  - · 4 Current DACs
  - Inrush Current Control
  - Internal 128MHz Oscillator
- Simplifies Complex Optical Module Design
  - 16-Bit 500ksps ADC (with up to 24 External Channels)
  - Internal and External Temperature Sensor, ±3°C
  - 16-Bit Fast Comparator with 8-Input Mux
  - 12 16-Bit Delta-Sigma DAC
  - 4 Programmable Logic Arrays
  - Slave Communication Interface: I<sup>2</sup>C Compatible 2-Wire 400kHz without Clock Stretching
  - Master Communication Interface: up to 1MHz I<sup>2</sup>C Compatible 2-Wire, SPI or Maxim 3-Wire Laser Driver
  - Two Independent Sample and Holds (300ns Sample Time)
  - · 23 GPIO and 4 GPI Pins
  - · 8 16-Bit PWM Channels
- Microcontroller Features Enable Flexibility
  - 16-Bit Low-Power Microcontroller
  - · 64kB Flash Program Memory
  - · 4kB Data RAM
  - 8kB ROM Memory
  - 32-Level Hardware Stack
  - Supply-Voltage Monitor (SVM) and Brownout Monitor
  - I<sup>2</sup>C Bootloader
  - 1-Wire<sup>®</sup> In-System Debug and Programming
  - · Dual-Hardware MAC
  - 5mm x 5mm, 40-Pin TQFN Package
  - Three 16-Bit Timers and One Programmable Watchdog Timer

Ordering Information appears at end of data sheet.

1-Wire is a registered trademark of Maxim Integrated Products, Inc.



# Optical Microcontroller with TEC

## **Absolute Maximum Ratings (Note 1)**

| V <sub>CCI</sub> , V <sub>CCO</sub> to GND                                           | 0.3V to +3.97V                 |
|--------------------------------------------------------------------------------------|--------------------------------|
| SDA and SCL                                                                          |                                |
| All Other Pins (except BYP18) to EP                                                  | 0.3V to V <sub>DD</sub> + 0.3V |
| BYP18 to EP                                                                          | 0.3V to +2.0V                  |
| Continuous Power Dissipation Multi-Lay                                               | er Board TQFN                  |
| $(T_{\Lambda} = +70^{\circ}C. \text{ derate } 35.7 \text{mW/}^{\circ}C \text{ abov}$ | e +70°C)2857.10mW              |

| 40°C to +105°C |
|----------------|
| 40°C to +150°C |
| 300mA          |
| 1.6A           |
| 4.2V           |
|                |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## **Package Information**

| PACKAGE TYPE: 40 TQFN                  |         |  |  |  |
|----------------------------------------|---------|--|--|--|
| Package Code                           | T4055+2 |  |  |  |
| Outline Number                         | 21-0140 |  |  |  |
| Land Pattern Number                    | 90-0016 |  |  |  |
| THERMAL RESISTANCE, SINGLE-LAYER BOARD |         |  |  |  |
| Junction to Ambient (θ <sub>JA</sub> ) | 45°C/W  |  |  |  |
| Junction to Case $(\theta_{JC})$       | 2°C/W   |  |  |  |
| THERMAL RESISTANCE, FOUR-LAYER BOARD   |         |  |  |  |
| Junction to Ambient $(\theta_{JA})$    | 28°C/W  |  |  |  |
| Junction to Case (θ <sub>JC</sub> )    | 2°C/W   |  |  |  |

Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to www.maximintegrated.com/thermal-tutorial.

For the latest package outline information and land patterns (footprints), go to <a href="www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

## **Operating Conditions**

| PARAMETER                                                                   | SYMBOL          | CONDITIONS | MIN  | TYP  | MAX  | UNITS |
|-----------------------------------------------------------------------------|-----------------|------------|------|------|------|-------|
| V <sub>CCI</sub> , V <sub>CCO</sub> , PV <sub>CC1-4</sub> Operating Voltage | V <sub>DD</sub> |            | 2.85 | 3.30 | 3.63 | V     |
| Operating Temperature Range                                                 |                 |            | -40  |      | +105 | °C    |

## **Electrical Characteristics**

 $(V_{DD} = V_{CCI} = V_{CCO} = PV_{CC1} = PV_{CC2} = PV_{CC3} = PV_{CC4} = 2.85V \ to \ 3.63V, T_A = -40^{\circ}C \ to \ +105^{\circ}C, unless otherwise noted. Typical values are at V_{DD} = 3.3V, T_A = +25^{\circ}C) \ (Note \ 1)$ 

| PARAMETER                            | SYMBOL                   | CONDITIONS                              | MIN                   | TYP   | MAX                    | UNITS  |
|--------------------------------------|--------------------------|-----------------------------------------|-----------------------|-------|------------------------|--------|
| GENERAL                              | 1                        |                                         |                       |       |                        |        |
| Core Current                         | Icc                      | Unprogrammed Device                     |                       | 10    |                        | mA     |
| Supply Current (During Flash Write)  | I <sub>CCFW</sub>        |                                         |                       | 15    |                        | mA     |
| Brownout Voltage                     | V <sub>BO</sub>          | Monitors V <sub>CCO</sub>               | 1.85                  | 2.0   | 2.1                    | V      |
| Brownout Hysteresis                  | V <sub>BOH</sub>         | Monitors V <sub>CCO</sub>               |                       | 50    |                        | mV     |
| 1.8V Internal Regulator              | V <sub>BYP18</sub>       | (Note 2)                                | 1.77                  | 1.85  | 1.93                   | V      |
| Core Clock Frequency                 | fMOSC_CORE               | T <sub>A</sub> = +25°C                  |                       | 16    |                        | MHz    |
| Clock Error                          | f <sub>ERR</sub>         |                                         | -2                    |       | +2                     | %      |
| IDAC                                 |                          |                                         |                       |       |                        |        |
| IDAC Resolution                      | IDAC <sub>RES</sub>      |                                         | 12                    |       |                        | Bits   |
|                                      | IFS2                     |                                         |                       | 2     |                        |        |
|                                      | IFS25                    |                                         |                       | 25    |                        |        |
| Full-Scale Range                     | IFS50                    |                                         |                       | 50    |                        | mA     |
|                                      | IFS100                   |                                         |                       | 100   |                        |        |
|                                      | IFS200                   |                                         |                       | 200   |                        |        |
| Maximum Differential<br>Nonlinearity | IDAC <sub>DNL</sub>      | IFS200                                  |                       | ±1    |                        | LSB    |
| Integral Nonlinearity                | IDAC <sub>INL</sub>      | IFS200                                  | -10                   | ±4    | +17                    | LSB    |
| Gain Error                           | G <sub>ERR</sub>         | IFS200, T <sub>A</sub> = +25°C          |                       |       | ±2                     | %FS    |
| Gain Error Tempco                    | G <sub>ERRTC</sub>       | IFS200                                  |                       | 200   |                        | ppm/°C |
| Offset Error                         | IDAC <sub>OFF</sub>      | IFS200, T <sub>A</sub> = +25°C          | -1800                 | -1000 | 0                      | μA     |
| Offset Error Tempco                  | IDAC <sub>OFFTC</sub>    | IFS200                                  |                       | 7500  |                        | nA/°C  |
| Output-Compliance<br>Range           | V <sub>OCR</sub>         | IFS200, $\overline{V}_{CCDAC} = V_{DD}$ |                       | V     | CCDAC - 0.8            | V      |
| Output Resistance                    | R <sub>OUT</sub>         | IFS200                                  |                       | 0.25  |                        | МΩ     |
| Slew Rate                            | SR                       | IFS200                                  |                       | 10    |                        | mΑ/μs  |
| V <sub>CCDAC</sub> Range             | V <sub>CCDAC_RANGE</sub> |                                         | 2.1                   |       | V <sub>DD</sub>        | V      |
| GPIO                                 |                          |                                         |                       |       |                        |        |
| Output-Logic Low                     | V <sub>OL</sub>          | I <sub>OL</sub> = 4mA (Note 2)          |                       |       | 0.4                    | V      |
| Output-Logic High                    | V <sub>OH</sub>          | I <sub>OH</sub> = -4mA (Note 2)         | V <sub>DD</sub> - 0.5 |       |                        | V      |
| Pullup Current                       | I <sub>PU</sub>          | V <sub>PIN</sub> = 0V                   |                       | 60    |                        | μA     |
| Input-Logic Low                      | V <sub>IL</sub>          | Except SCL and SDA Pins                 | -0.3                  |       | +0.3 x V <sub>DD</sub> | V      |
| Input-Logic High                     | V <sub>IH</sub>          | Except SCL and SDA Pins                 | 0.7 x V <sub>DD</sub> |       | V <sub>DD</sub> + 0.3  | V      |
| GPIO Drive Strength                  | R <sub>HI</sub>          | (Note 3)                                |                       |       | 55                     | Ω      |
| Din Lookage                          | 1.                       | For Lx, IDACx pins                      | -5                    |       | +5                     | μА     |
| Pin Leakage                          | I <sub>LKG</sub>         | For all other GPIO pins                 | -1                    |       | +1                     |        |

 $(V_{DD} = V_{CCI} = V_{CCO} = PV_{CC1} = PV_{CC2} = PV_{CC3} = PV_{CC4} = 2.85V \ to \ 3.63V, T_A = -40^{\circ}C \ to \ +105^{\circ}C, unless otherwise noted. Typical values are at V_{DD} = 3.3V, T_A = +25^{\circ}C) \ (Note \ 1)$ 

| PARAMETER                                 | SYMBOL                     | CONDITIONS                                                                                                            | MIN                  | TYP   | MAX                  | UNITS |
|-------------------------------------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------|----------------------|-------|----------------------|-------|
| ADC                                       |                            |                                                                                                                       |                      |       |                      |       |
| ADC Resolution                            | ADC <sub>RES</sub>         |                                                                                                                       | 16                   |       |                      | Bits  |
| ADC Noise                                 | ADC <sub>NOISE</sub>       |                                                                                                                       |                      | 16    |                      | LSB   |
| ADC Integral Nonlinearity                 | ADC <sub>INL</sub>         | (Note 3)                                                                                                              |                      | ±10   |                      | LSB   |
| ADC Differential Nonlinearity             | ADC <sub>DNL</sub>         | V <sub>REF</sub> = 2.428V (Note 3)                                                                                    |                      |       | ±1                   | LSB   |
| ADC Offset Error                          | V <sub>OFFSET</sub>        | After offset calibration at T <sub>A</sub> = +25°C and V <sub>DD</sub> = 3.3V, V <sub>REF</sub> = 2.428V (Note 3)     |                      | ±3    | ±6                   | LSB   |
| ADC Gain Error                            | V <sub>GE</sub>            | After gain calibration at $T_A = +25^{\circ}\text{C}$ and $V_{DD} = 3.3\text{V}$ , $V_{REF} = 2.428\text{V}$ (Note 3) |                      | ±6    | ±22                  | LSB   |
| ADC Sample Rate                           | f <sub>SAMPLE</sub>        | (Note 4)                                                                                                              |                      |       | 500                  | ksps  |
| Acquisition Time                          | t <sub>ACQ</sub>           | (Note 4)                                                                                                              | 0.18                 |       | 2                    | μs    |
| Innut Valtage Denge                       |                            | Unipolar                                                                                                              | 0                    |       | V <sub>REF</sub>     |       |
| Input-Voltage Range (Operating Condition) | V <sub>AIN</sub>           | Bipolar, Range = 0                                                                                                    | -V <sub>REF</sub> /2 |       | +V <sub>REF</sub> /2 | V     |
|                                           |                            | Bipolar, Range = 1                                                                                                    | -V <sub>REF</sub>    |       | +V <sub>REF</sub>    |       |
| ADC Input Capacitance                     | C <sub>IN_ADC</sub>        |                                                                                                                       |                      | 6     |                      | pF    |
| ADC Internal-Reference Voltage            | ADC <sub>REFACC</sub>      |                                                                                                                       |                      | 2.428 |                      | V     |
| ADC Reference Startup<br>Time             | ADC <sub>STARTUP</sub>     | V <sub>REF</sub> = 2.428V                                                                                             |                      |       | 11                   | ms    |
| ADC Operating Current                     | I <sub>ADC</sub>           |                                                                                                                       |                      | 10    |                      | mA    |
| ADC Reference-Temper-<br>ature Stability  | ADC <sub>REF-TEMPSTB</sub> | V <sub>DD</sub> = 3.3V, V <sub>REF</sub> = 2.428V                                                                     | -0.62                |       | 0.62                 | %     |
| ADC Reference-Voltage<br>Stability        | ADC <sub>REFVSTB</sub>     | Referenced to 25°C, V <sub>REF</sub> = 2.428V                                                                         | -0.12                |       | 0.12                 | %     |
| ADC Reference-Load                        | 400                        | Reference buffer = 2.428V                                                                                             |                      |       | 0.5                  | A     |
| Current                                   | ADC <sub>REFLOAD</sub>     | Reference buffer = 2.0V                                                                                               |                      | 2     |                      | mA    |
| SAMPLE AND HOLD                           |                            |                                                                                                                       |                      |       |                      |       |
| Input-Voltage Range (Operating Condition) | V <sub>SHP</sub>           |                                                                                                                       | 0                    |       | 1                    | V     |
| Input Capacitance                         | C <sub>IN_SH</sub>         |                                                                                                                       |                      | 5     |                      | pf    |
| Sampling Error                            | ERRSH                      | Sample Time = 300ns & Driven<br>with ≥ 10µA current going through<br>1K                                               |                      | ±5    |                      | %     |
| Offset                                    | SH <sub>OFF</sub>          |                                                                                                                       |                      | ±1    |                      | mV    |

 $(V_{DD} = V_{CCI} = V_{CCO} = PV_{CC1} = PV_{CC2} = PV_{CC3} = PV_{CC4} = 2.85V \ to \ 3.63V, T_A = -40^{\circ}C \ to \ +105^{\circ}C, unless otherwise noted. Typical values are at V_{DD} = 3.3V, T_A = +25^{\circ}C) \ (Note \ 1)$ 

| PARAMETER                              | SYMBOL                   | CONDITIONS                                                                               | MIN | TYP   | MAX             | UNITS |
|----------------------------------------|--------------------------|------------------------------------------------------------------------------------------|-----|-------|-----------------|-------|
| DELTA-SIGMA DAC                        |                          |                                                                                          |     |       |                 | '     |
| DAC Resolution                         | DAC <sub>RES</sub>       |                                                                                          | 16  |       |                 | Bits  |
| DAC Frequency                          | f <sub>DAC</sub>         | At 50% duty cycle (Note 3)                                                               |     | 8     |                 | MHz   |
| PLA                                    |                          |                                                                                          |     |       |                 |       |
| Input-to-Output Propaga-<br>tion Delay | t <sub>PD_PLA</sub>      | (Note 4)                                                                                 |     |       | 80              | ns    |
| Inrush Control                         |                          |                                                                                          |     |       |                 |       |
| On-Resistance Inrush<br>FET            | R <sub>ON_INRUSH</sub>   | T <sub>A</sub> = +25°C, V <sub>DD</sub> = 3.3V (Note 3)                                  |     | 0.09  | 0.11            | Ω     |
| Inrush Current Limit                   | I <sub>ST</sub>          | Startup                                                                                  | 75  | 150   | 275             | mA    |
| Maximum FETOUT Cur-<br>rent            | I <sub>FETOUT-CONT</sub> |                                                                                          |     |       | 2               | A     |
| BUCK DC-DC CONVERTE                    | ER (Note 5)              |                                                                                          |     |       |                 | •     |
| Regulator Output Voltage               | V <sub>OUT</sub>         | I <sub>OUT</sub> = 0mA                                                                   | 1   |       | V <sub>DD</sub> | V     |
| Startup Current                        | I <sub>STARTUP</sub>     | Discontinuous mode,<br>V <sub>OUT</sub> = 1.8V,                                          |     | 100   |                 | mA    |
| Maximum Load Current                   | I <sub>CONT</sub>        | Continuous mode, V <sub>OUT</sub> = 1.8V, I <sub>LIMIT</sub> is disabled                 |     | 1500  |                 | mA    |
| Short-Circuit Current<br>Limit         | I <sub>LIMIT</sub>       | When enabled                                                                             |     | 1200  |                 | mA    |
| LX pFET On-Resistance                  | R <sub>ON_PFET</sub>     | T <sub>A</sub> = +25°C, V <sub>DD</sub> = 3.3V (Note 3)                                  |     | 100   | 120             | mΩ    |
| LX nFET On-Resistance                  | R <sub>ON_NFET</sub>     | T <sub>A</sub> = +25°C, V <sub>DD</sub> = 3.3V (Note 3)                                  |     | 75    | 90              | mΩ    |
| Switching Frequency                    | $f_{\sf SW}$             | V <sub>IN</sub> = 3.3V, V <sub>OUT</sub> = 1.8V,<br>I <sub>OUT</sub> = 400mA             |     | 3.5   |                 | MHz   |
| Output-Voltage Ripple                  | V <sub>OUT_RIPPLE</sub>  | V <sub>IN</sub> = 3.3V, V <sub>OUT</sub> = 1.8V,<br>I <sub>OUT</sub> = 400mA             |     | ±15   |                 | mV    |
| DC Load Regulation                     | I <sub>LDR</sub>         | V <sub>IN</sub> = 3.3V, V <sub>OUT</sub> = 1.8V,<br>ΔI <sub>OUT</sub> = 100mA to 600mA   |     | ±0.25 |                 | %     |
| DC Line Regulation                     | I <sub>LNR</sub>         | ΔV <sub>IN</sub> = 2.97V to 3.47V,<br>V <sub>OUT</sub> = 1.8V, I <sub>OUT</sub> = 400mA  |     | ±0.15 |                 | %     |
| Efficiency                             | n                        | V <sub>IN</sub> = 3.3V, V <sub>OUT</sub> = 1.8V,<br>Low Load, I <sub>OUT</sub> = 400mA   |     | 90    |                 | - %   |
| Lindelley                              | η                        | V <sub>IN</sub> = 3.3V, V <sub>OUT</sub> = 1.8V,<br>High Load, I <sub>OUT</sub> = 1000mA |     | 85    |                 | /0    |

 $(V_{DD} = V_{CCI} = V_{CCO} = PV_{CC1} = PV_{CC2} = PV_{CC3} = PV_{CC4} = 2.85V \ to \ 3.63V, T_A = -40^{\circ}C \ to \ +105^{\circ}C, unless otherwise noted. Typical values are at V_{DD} = 3.3V, T_A = +25^{\circ}C) \ (Note \ 1)$ 

| PARAMETER                | SYMBOL                  | CONDITIONS                                                                                                                         | MIN                   | TYP   | MAX  | UNITS |
|--------------------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-------|------|-------|
| BOOST DC-DC CONVERT      | ΓER (Note 6)            |                                                                                                                                    |                       |       |      | •     |
| Regulator Output Voltage | V <sub>OUT</sub>        |                                                                                                                                    | V <sub>DD</sub> + 0.1 | 3.8   | 4.0  | V     |
| Startup Current          | ISTARTUP                | Discontinuous mode, V <sub>OUT</sub> = 3.8V                                                                                        |                       | 30    |      | mA    |
| Load Current             | I <sub>LOAD</sub>       | Continuous mode, V <sub>OUT</sub> = 3.8V                                                                                           |                       | 200   |      | mA    |
| LX pFET On-Resistance    | R <sub>ON_PFET</sub>    | T <sub>A</sub> = +25°C, V <sub>DD</sub> = 3.3V (Note 3)                                                                            |                       | 100   | 120  | mΩ    |
| LX nFET On-Resistance    | R <sub>ON_NFET</sub>    | T <sub>A</sub> = +25°C, V <sub>DD</sub> = 3.3V (Note 3)                                                                            |                       | 75    | 90   | mΩ    |
| Switching Frequency      | f <sub>SW</sub>         | V <sub>IN</sub> = 3.3V, V <sub>OUT</sub> = 3.8V,<br>I <sub>OUT</sub> = 200mA                                                       |                       | 1.4   |      | MHz   |
| Output-Voltage Ripple    | V <sub>OUT_RIPPLE</sub> | V <sub>IN</sub> = 3.3V, V <sub>OUT</sub> = 3.8V,<br>I <sub>OUT</sub> = 200mA                                                       |                       | 30    |      | mV    |
| DC Load Regulation       | I <sub>LDR</sub>        | $V_{IN}$ = 3.3V, $V_{OUT}$ = 3.8V, $\Delta I_{OUT}$ = 100mA to 200mA, PI Enabled                                                   |                       | ±0.25 |      | %     |
| DC Line Regulation       | I <sub>LNR</sub>        | $\Delta V_{IN}$ = 2.97V to 3.47V, $V_{OUT}$ = 3.8V, $I_{OUT}$ = 200mA, PI Enabled                                                  |                       | ±0.25 |      | %     |
| Efficiency               | η                       | V <sub>IN</sub> = 3.3V, V <sub>OUT</sub> = 3.8V, Low<br>Load, I <sub>OUT</sub> = 100mA                                             |                       | 90    |      | %     |
| TEC CONTROLLER           |                         |                                                                                                                                    |                       |       |      |       |
|                          |                         | After 3-point temperature calibration, DS4835ZGTL+, DS4835RGTL+ and DS4835MGTL+ (Refer to the Ordering Information table) (Note 7) |                       | ±4    |      | LSB   |
| Control Error            | TEC <sub>ERR</sub>      | DS4835JGTL+ (Refer to the<br>Ordering Information table)<br>(Note 7)                                                               |                       | ±25   |      | LSB   |
|                          |                         | DS4835VGTL+ and DS4835P-<br>GTL+ (Refer to the <i>Ordering</i><br><i>Information</i> table) (Note 7)                               |                       | ±125  |      | LSB   |
| Maximum Output Voltage   | V <sub>MAX</sub>        | (Note 8)                                                                                                                           |                       | 2.5   |      | V     |
| Maximum Current          | I <sub>MAX</sub>        |                                                                                                                                    |                       | 1.5   |      | А     |
| Switching Frequency      | f <sub>SW</sub>         | Duty cycle 2% to 98% (Note 4)                                                                                                      | 1.96                  | 2     | 2.04 | MHz   |
| Current Monitor Accuracy | OCM <sub>ACC</sub>      | I <sub>TEC</sub> = 0.2A to 1.5A in 3 selectable ranges, after two point calibration                                                |                       | ±10   |      | %     |

 $(V_{DD} = V_{CCI} = V_{CCO} = PV_{CC1} = PV_{CC2} = PV_{CC3} = PV_{CC4} = 2.85V \ to \ 3.63V, T_A = -40^{\circ}C \ to \ +105^{\circ}C, unless otherwise noted. Typical values are at V_{DD} = 3.3V, T_A = +25^{\circ}C) \ (Note \ 1)$ 

| PARAMETER                                         | SYMBOL              | CONDITIONS                                                         | MIN    | TYP  | MAX  | UNITS           |
|---------------------------------------------------|---------------------|--------------------------------------------------------------------|--------|------|------|-----------------|
| TEMPERATURE MEASU                                 | REMENT              |                                                                    |        |      | •    |                 |
| Internal Temperature-<br>Measurement Error        | INT_TEMPERROR       | With 128 samples internal average, V <sub>DD</sub> = 3.3V (Note 3) | -3     |      | +3   | °C              |
| Flash                                             |                     |                                                                    |        |      |      |                 |
| Flash Mass-Erase Time                             | t <sub>ME</sub>     | Mass erase (Notes 4 and 9)                                         |        |      | 26   | ms              |
| Flash Page-Erase Time                             | t <sub>PE</sub>     | Page erase (Notes 4 and 9)                                         |        |      | 26   | ms              |
| Write Time                                        | twrite              | Per word time (Notes 4, 9, and 10)                                 |        |      | 40   | μs              |
| Flash Endurance                                   | n <sub>FLASH</sub>  | T <sub>A</sub> = +25°C (Note 6)                                    | 20,000 |      |      | Write<br>Cycles |
| Data Retention                                    | t <sub>RET</sub>    | T <sub>A</sub> = +25°C (Note 6)                                    | 100    |      |      | Years           |
| 3-WIRE MASTER                                     |                     |                                                                    |        |      |      |                 |
| SCL_3W Clock<br>Frequency                         | fsclout             | (Note 4)                                                           |        | 1000 |      | kHz             |
| SCL_3W Duty Cycle                                 | t <sub>3WDC</sub>   | (Note 4)                                                           |        | 50   |      | %               |
| SDA_3W Setup Time                                 | t <sub>DS</sub>     | (Note 4)                                                           | 60     |      |      | ns              |
| SDA_3W Hold Time                                  | t <sub>DH</sub>     | (Note 4)                                                           | 60     |      |      | ns              |
| CS_3W Pulse-Width Low                             | t <sub>CSW</sub>    | (Note 4)                                                           | 500    |      |      | ns              |
| CS_3W Leading Time<br>before First SCL_3W<br>Edge | t <sub>L</sub>      | (Note 4)                                                           | 500    |      |      | ns              |
| CS_3W Trailing Time after Last SCL_3W Edge        | t <sub>T</sub>      | (Note 4)                                                           | 500    |      |      | ns              |
| SDA_3W, SCL_3W<br>Pin Capacitance                 | C <sub>B3W</sub>    |                                                                    |        | 10   |      | pF              |
| I <sup>2</sup> C SLAVE                            |                     |                                                                    |        |      |      |                 |
| SCL Clock Frequency                               | f <sub>SCL</sub>    |                                                                    | 0      |      | 400  | kHz             |
| Input-Logic High                                  | V <sub>I2C_IH</sub> |                                                                    | 2      |      | 5.5  | V               |
| Input-Logic Low                                   | V <sub>I2C_IL</sub> |                                                                    | -0.3   |      | +0.8 | V               |
| Output-Logic Low                                  | V <sub>I2C_OL</sub> | I <sub>OL</sub> = 4mA (Note 2)                                     |        |      | 0.4  | V               |
| SCL, SDA Leakage                                  | IL <sub>I2C</sub>   |                                                                    |        |      | ±1   | μA              |
| Bus Free-Time between STOP and START Conditions   | t <sub>BUF</sub>    |                                                                    | 1.3    |      |      | μs              |
| Hold Time (Repeated)<br>START Condition           | t <sub>HD:STA</sub> |                                                                    | 0.6    |      |      | μs              |
| Low Period of SCL                                 | t <sub>LOW</sub>    |                                                                    | 1.3    |      |      | μs              |
| High Period of SCL                                | tHIGH               |                                                                    | 0.6    |      |      | μs              |

 $(V_{DD} = V_{CCI} = V_{CCO} = PV_{CC1} = PV_{CC2} = PV_{CC3} = PV_{CC4} = 2.85V \ to \ 3.63V, T_A = -40^{\circ}C \ to \ +105^{\circ}C, unless otherwise noted. Typical values are at V_{DD} = 3.3V, T_A = +25^{\circ}C) \ (Note \ 1)$ 

| PARAMETER                                             | SYMBOL                | CONDITIONS                           | MIN | TYP        | MAX | UNITS |
|-------------------------------------------------------|-----------------------|--------------------------------------|-----|------------|-----|-------|
| Data Hold Time<br>(Receive)                           | t <sub>HD_DAT</sub>   |                                      | 0   |            |     | ns    |
| Data Hold Time<br>(Transmit)                          | t <sub>HD_DAT</sub>   |                                      | 300 |            |     | ns    |
| Data Setup Time                                       | tsu_dat               |                                      | 100 |            |     | ns    |
| Start Setup Time                                      | tsu_sta               |                                      | 0.6 |            |     | μs    |
| SDA and SCL Rise Time                                 | t <sub>R</sub>        | (Note 11)                            |     |            | 300 | ns    |
| SDA and SCL Fall Time                                 | t <sub>F</sub>        | (Note 11)                            |     |            | 300 | ns    |
| Stop Setup Time                                       | t <sub>SU_STO</sub>   |                                      | 0.6 |            |     | μs    |
| SCL, SDA Capacitive<br>Loading                        | СВ                    | (Note 12)                            |     |            | 400 | pF    |
| I <sup>2</sup> C MASTER                               |                       |                                      | · · |            |     | 1     |
| MSCL Clock Frequency                                  | f <sub>SCL</sub>      | (Note 4)                             |     |            | 1   | MHz   |
| Bus Free-Time Between<br>STOP and START<br>Conditions | <sup>t</sup> BUF      | (Notes 4 and 13)                     | 1.3 |            |     | μs    |
| Hold Time (Repeated)<br>START Condition               | t <sub>HD_STA</sub>   | (Notes 4 and 13)                     | 0.6 |            |     | μs    |
| Low Period of MSCL                                    | t <sub>LOW</sub>      | (Notes 4 and 13)                     | 1.3 |            |     | μs    |
| High Period of MSCL                                   | tHIGH                 | (Notes 4 and 13)                     | 0.6 |            |     | μs    |
| Data Hold Time<br>(Receive)                           | t <sub>HD_DAT</sub>   | (Notes 4 and 13)                     | 0   |            |     | ns    |
| Data Hold Time<br>(Transmit)                          | t <sub>HD_DAT</sub>   | (Notes 4 and 13)                     | 300 |            |     | ns    |
| Data Setup Time                                       | tsu_dat               | (Notes 4 and 13)                     | 100 |            |     | ns    |
| Start Setup Time                                      | tsu_sta               | (Notes 4 and 13)                     | 0.6 |            |     | μs    |
| MSDA and MSCL<br>Rise Time                            | t <sub>R</sub>        | (Note 11)                            |     |            | 300 | ns    |
| MSDA and MSCL<br>Fall Time                            | t <sub>F</sub>        | (Note 11)                            |     |            | 300 | ns    |
| Stop Setup Time                                       | tsu_sто               | (Notes 4 and 13)                     | 0.6 |            |     | μs    |
| MSCL, MSDA Capacitive Loading                         | C <sub>B</sub>        | (Note 11)                            |     |            | 400 | pF    |
| SPI                                                   |                       | •                                    | ,   |            |     | •     |
| Maximum SPI Master<br>Operating Frequency             | 1/t <sub>MSPICK</sub> | (Note 4)                             | f   | MOSC-CORE/ | 2   | MHz   |
| Maximum SPI Slave<br>Operating Frequency              | 1/t <sub>SSPICK</sub> | (Note 4)                             | f   | MOSC-CORE/ | 4   | MHz   |
| SPI I/O Rise/Fall Time                                | t <sub>SPI_RF</sub>   | $C_L$ = 15pF, Pull up = 560 $\Omega$ |     | 25         |     | ns    |

 $(V_{DD} = V_{CCI} = V_{CCO} = PV_{CC1} = PV_{CC2} = PV_{CC3} = PV_{CC4} = 2.85V \ to \ 3.63V, T_A = -40^{\circ}C \ to \ +105^{\circ}C, unless otherwise noted. Typical values are at V_{DD} = 3.3V, T_A = +25^{\circ}C) \ (Note \ 1)$ 

| PARAMETER                                                                | SYMBOL                              | CONDITIONS                                                                          | MIN                     | TYP                  | MAX                    | UNITS |
|--------------------------------------------------------------------------|-------------------------------------|-------------------------------------------------------------------------------------|-------------------------|----------------------|------------------------|-------|
| MSPI_CK Output Pulse-<br>Width High/Low                                  | t <sub>MCH</sub> , t <sub>MCL</sub> | (Note 4)                                                                            | t <sub>MSPICK</sub> /2- | tspi_rf              |                        | ns    |
| MSPI_MOSI Output Hold<br>After MSPI_CK Sample<br>Edge                    | <sup>t</sup> мон                    | (Note 4)                                                                            | t <sub>MSPICK</sub> /2- | t <sub>SPI_RF</sub>  |                        | ns    |
| MSPI_MOSI Output Valid<br>to MSPI_CK Sample<br>Edge (MSPI_MOSI<br>Setup) | t <sub>MOV</sub>                    | (Note 4)                                                                            | t <sub>MSPICK</sub> /2- | t <sub>SPI_RF</sub>  |                        | ns    |
| MSPI_MISO Input Valid<br>to MSPI_CK Sample<br>Edge (MSPI_MISO<br>Setup)  | t <sub>MIS</sub>                    | (Note 4)                                                                            | 2t <sub>SPI_RF</sub>    |                      |                        | ns    |
| MSPI_MISO Input to<br>MSPI_CK Sample Edge<br>Rise/Fall Hold              | t <sub>MIH</sub>                    |                                                                                     |                         | 0                    |                        | ns    |
| MSPI_CK Inactive to MSPI_MOSI Inactive                                   | <sup>t</sup> MLH                    | (Note 4)                                                                            | t <sub>MSPICK</sub> /2- | tspi_rf              |                        | ns    |
| SSPI_CK Input<br>Pulse-Width High/Low                                    | t <sub>SCH</sub> , t <sub>SCL</sub> |                                                                                     |                         | tsspick/2            |                        | ns    |
| SSPI_CSEL Active to<br>First Shift Edge                                  | t <sub>SSE</sub>                    | (Note 4)                                                                            | t <sub>SPI_RF</sub>     |                      |                        | ns    |
| SSPI_MOSI Input to<br>SSPI_CK Sample Edge<br>Rise/Fall Setup             | t <sub>SIS</sub>                    | (Note 4)                                                                            | t <sub>SPI_RF</sub>     |                      |                        | ns    |
| SSPI_MOSI Input from<br>SSPI_CK Sample Edge<br>Transition Hold           | t <sub>SIH</sub>                    | (Note 4)                                                                            | t <sub>SPI_RF</sub>     |                      |                        | ns    |
| SSPI_MISO Output<br>Valid after SSPI_CK Shift<br>Edge Transition         | tsov                                | (Note 4)                                                                            |                         |                      | 2t <sub>SPI_RF</sub>   | ns    |
| SSPI_CSEL Inactive                                                       | tssh                                | (Note 4)                                                                            | t <sub>MSPICK</sub> +   | tspi_rf              |                        | ns    |
| SSPI_CK Inactive to SSPI_CSEL Rising                                     | t <sub>SD</sub>                     | (Note 4)                                                                            | t <sub>SPI_RF</sub>     | _                    |                        | ns    |
| SSPI_MISO Output Dis-<br>abled After SSPI_CSEL<br>Edge Rise              | <sup>t</sup> SLH                    | (Note 4)                                                                            |                         | 2t <sub>MSPICK</sub> | + 2t <sub>SPI_RF</sub> | ns    |
| Supply Voltage<br>Monitoring (SVM)                                       | V <sub>SVM</sub>                    | SVTH = 4 (Note 14) for<br>DS4835ZGTL+, DS4835RGTL+,<br>DS4835PGTL+, and DS4835EGTL+ | 2.65                    | 2.88                 | 2.99                   | V     |

## Optical Microcontroller with TEC

#### **Electrical Characteristics (continued)**

 $(V_{DD} = V_{CC1} = V_{CC0} = PV_{CC1} = PV_{CC2} = PV_{CC3} = PV_{CC4} = 2.85V$  to 3.63V,  $T_A = -40^{\circ}$ C to +105°C, unless otherwise noted. Typical values are at  $V_{DD} = 3.3V$ ,  $T_A = +25^{\circ}$ C) (Note 1)

- **Note 1:** Limits are 100% production tested at T<sub>A</sub> = +25°C. Limits over the operating temperature range and relevant supply-voltage range are guaranteed by design and characterization.
- Note 2: All voltages are referenced to GND. Currents entering the IC are specified positive and currents exiting the IC are negative.
- Note 3: Guaranteed by design.
- **Note 4:** Minimum and maximum timings depend upon f<sub>MOSC-CORE</sub> error.
- Note 5: With input capacitors 0.1μF and 10μF, output capacitors 0.1μF and 10μF, and inductor part no DFE201612P-1ROM. Refer to Table 1 for recommended SFRs settings.
- Note 6: With input capacitors 0.1μF and 10μF, output capacitors 0.1μF and 10μF, and inductor part no DFE201612P-1ROM. Refer to Table 2 for recommended SFRs settings.
- Note 7: LSBs are based on 16-bit ADC.
- **Note 8:** Voltage =  $PV_{CC}$   $I_{TEC} \times (R_{ON\_PFET} + R_{ON\_NFET})$ .
- Note 9: This parameter is set by the internal oscillator and is guaranteed by the oscillator specs.
- Note 10: Programming does not include overhead associated with the utility ROM interface.
- Note 11: CB—total capacitance of one bus line in pF. Rise time = CB × R<sub>PU</sub>.
- **Note 12:** The maximum bus capacitance allowable can vary from this value depending on the actual operating voltage and frequency of the application.
- Note 13: f<sub>SCI</sub> must be programmed properly using MTSPECn register for 400kHz.
- Note 14: Refer to the DS4835 User Guide for a SVTH description.

## **Typical Operating Characteristics**

(V<sub>CCI</sub> = V<sub>CCO</sub> = PV<sub>CC1</sub> = PV<sub>CC2</sub> = PV<sub>CC3</sub> = PV<sub>CC4</sub> = V<sub>CCDAC</sub> = 3.3V, T<sub>A</sub> = +25°C, unless otherwise noted.)



















 $(V_{CCI} = V_{CCO} = PV_{CC1} = PV_{CC2} = PV_{CC3} = PV_{CC4} = V_{CCDAC} = 3.3V, T_A = +25^{\circ}C$ , unless otherwise noted.)



















(V<sub>CCI</sub> = V<sub>CCO</sub> = PV<sub>CC1</sub> = PV<sub>CC2</sub> = PV<sub>CC3</sub> = PV<sub>CC4</sub> = V<sub>CCDAC</sub> = 3.3V, T<sub>A</sub> = +25°C, unless otherwise noted.)



















 $(V_{CCI} = V_{CCO} = PV_{CC1} = PV_{CC2} = PV_{CC3} = PV_{CC4} = V_{CCDAC} = 3.3V, T_A = +25^{\circ}C$ , unless otherwise noted.)



















(V<sub>CCI</sub> = V<sub>CCO</sub> = PV<sub>CC1</sub> = PV<sub>CC2</sub> = PV<sub>CC3</sub> = PV<sub>CC4</sub> = V<sub>CCDAC</sub> = 3.3V, T<sub>A</sub> = +25°C, unless otherwise noted.)

# TEC SWITCHING WAVEFORMS-COOLING (WITH $4\Omega$ TOSA) $V_{LX}$ $V_{TECP}$ $V_{TECN}$ $V_{LX}$ $V_{TECN}$ $V_{LX}$ $V_{TECN}$ $V_{TECN}$













(V<sub>CCI</sub> = V<sub>CCO</sub> = PV<sub>CC1</sub> = PV<sub>CC2</sub> = PV<sub>CC3</sub> = PV<sub>CC4</sub> = V<sub>CCDAC</sub> = 3.3V, T<sub>A</sub> = +25°C, unless otherwise noted.)









# **Pin Configurations**



## **Pin Description**

| PIN      | NAME | FUNCTION                                                       |
|----------|------|----------------------------------------------------------------|
| PUSH-PUL | L IO |                                                                |
| 1        | GP20 | GPIO20, ADC16, PLAOUT[4], DS_DAC0, APD4, PWM0, SHP0            |
| 2        | GP21 | GPIO21, ADC17, PLAOUT[5], DS_DAC1, PWM1, SHN0                  |
| 3        | GP16 | GPIO16, ADC14, IDAC4, DS_DAC11, SHEN0                          |
| 4        | GP15 | GPIO15, ADC13, IDAC3, DS_DAC10, SHEN0                          |
| 6        | GP14 | GPIO14, ADC12, IDAC2, DS_DAC9, MSDA1 ALT                       |
| 7        | GP13 | GPIO13, ADC11, IDAC1, DS_DAC8, SSPI_MISO, MSPI_MISO, MSDA1 ALT |
| 8        | GP22 | GPIO22, ADC18, PLAOUT[6], DS_DAC2, APD1, PWM2                  |
| 9        | GP23 | GPIO23, ADC19, PLAOUT[7], DS_DAC3, APD2, PWM3                  |
| 10       | GP24 | GPIO24, ADC20, PLAIN[4], DS_DAC4, PWM4                         |
| 19       | GP25 | GPIO25, ADC21, PLAIN[5], DS_DAC5, PWM5                         |
| 20       | GP26 | GPIO26, ADC22, PLAIN[6], DS_DAC6, PWM6, SHP1                   |
| 21       | GP27 | GPIO27, ADC23, PLAIN[7], DS_DAC7, PWM7, SHN1                   |
| 30       | GP12 | GPIO12, ADC10, CS_3W, FB2, SSPI_CSEL, MSDA1 ALT                |
| 31       | GP11 | GPIO11, MSCL1, SCL_3W, SSPI_CK, MSPI_CK                        |
| 32       | GP10 | GPIO10, MSDA1, SDA_3W, SSPI_MOSI, MSPI_MOSI                    |
| 38       | GP17 | GPIO17, ADC15, PLAIN[0], TSENS, APD3, SHEN0                    |

# **Pin Description (continued)**

| PIN        | NAME                        | FUNCTION                                           |
|------------|-----------------------------|----------------------------------------------------|
| POWER      | ,                           |                                                    |
| 5          | V <sub>CCDAC</sub>          | V <sub>CCDAC</sub> , ADC4, FB1                     |
| 15         | AGND                        | Analog Ground                                      |
| 16         | V <sub>REF</sub>            | Reference Voltage output. Connect 4.7µF capacitor. |
| 17         | V <sub>CCO</sub>            | Supply OUT                                         |
| 18         | V <sub>CCI</sub>            | Supply IN                                          |
| 23         | PV <sub>CC4</sub>           | Power Supply for TEC2-N / Boost 3 / Buck 4         |
| 25         | PV <sub>CC3</sub>           | Power Supply for DCDC3                             |
| 26         | PV <sub>CC2</sub>           | Power Supply for DCDC2                             |
| 28         | PV <sub>CC1</sub>           | Power Supply for DCDC1                             |
| 35         | BYP18                       | 1.8V Regulator                                     |
| _          | EP                          | Ground                                             |
| OPEN DRA   | IN                          |                                                    |
| 11         | GP03                        | GPIO03, ADC3, PLAOUT[3], SHEN1, MSCL2              |
| 12         | GP05                        | GPIO05, ADC5, PLAIN[1], SHEN0                      |
| 13         | GP06                        | GPIO06, ADC6, PLAIN[2]                             |
| 14         | GP07                        | GPIO07, ADC7, PLAIN[3], FB3                        |
| 36         | GP02                        | GPIO02, ADC2, PLAOUT[2], SHEN1, MSDA2              |
| 37         | GP01                        | GPIO01, ADC1, PLAOUT[1], SHEN1                     |
| 40         | GP00                        | GPIO00, ADC0,PLAOUT[0], SHEN1                      |
| DC-DC      |                             |                                                    |
| 22         | LX4                         | Switch Output for DCDC4, GPI63, TECN2, ADC9        |
| 24         | LX3                         | Switch Output for DCDC3, GPI62, TECP2              |
| 27         | LX2                         | Switch Output for DCDC2, GPI61, TECN1, ADC8        |
| 29         | LX1                         | Switch Output for DCDC1, GPI60, TECP1              |
| 5.5V TOLER | RANT I <sup>2</sup> C PAD O | D                                                  |
| 33         | SCL                         | I <sup>2</sup> C Slave Clock                       |
| 34         | SDA                         | I <sup>2</sup> C Slave Data                        |
| OPEN DRA   | IN RST PAD                  |                                                    |
| 39         | RST                         | Reset /1-Wire debug                                |

## **Functional Diagram**



#### **Detailed Description**

The following is an introduction to the primary features of the DS4835 Optical Microcontroller. More detailed description of the device features can be found in the DS4835 User Guide.

#### **Core Architecture**

The device employs a low-power, low-cost, high-performance, 16-bit RISC microcontroller with on-chip flash memory. It is structured on an advanced, 16 accumulator-based, 16-bit RISC architecture. Fetch and execution operations are completed in one cycle without pipelining since the instruction contains both the operation code and data. The highly efficient core is supported by 16 accumulators and a 32-level hardware stack, enabling fast subroutine calling and task switching. Data can be quickly and efficiently manipulated with three internal data pointers. Multiple data pointers allow more than one function to access data memory without having to save and restore data pointers each time. The data pointers can automatically increment/decrement following an operation, eliminating the need for software intervention.

#### **Instruction Set**

The instruction set is composed of fixed-length, 16-bit instructions that operate on registers and memory locations. The instruction set is highly orthogonal, allowing arithmetic and logical operations to use any register along with the accumulator. Special-function registers control the peripherals and are subdivided into register modules.

#### **System Interrupts**

Multiple interrupt sources are available to respond to internal and external events. The microcontroller architecture uses a single interrupt vector (IV) and single interrupt-service routine (ISR) design. For maximum flexibility, interrupts can be enabled globally, individually, or by module. When an interrupt condition occurs, its individual flag is set, even if the interrupt source is disabled at the local, module, or global level. Interrupt flags must be cleared within the firmware-interrupt routine to avoid repeated interrupts from the same source. Application software must ensure a delay between the write to the flag and the RETI instruction to allow time for the interrupt hardware to remove the internal interrupt condition. Asynchronous interrupt flags require a one-instruction delay and synchronous interrupt flags require a two-instruction delay.

When an enabled interrupt is detected, execution jumps to a user-programmable interrupt vector location. The IV register defaults to 0000h on reset or power-up, so if it is not changed to a different address, application firmware must determine whether a jump to 0000h came from a  $\overline{\text{RST}}$  or interrupt source.

Once control has been transferred to the ISR, the interrupt identification register (IIR) can be used to determine which module was the source of the interrupt. The device contains seven peripheral modules, M0 to M6. Once the module that causes the interrupt is singled out, it can then be identified for the specific interrupt source and the software can take appropriate action. Interrupts are evaluated by application code allowing the definition of a unique interrupt priority scheme for each application. Interrupt sources are available from the watchdog timer, the ADC (including sample/holds and temperature sensor), fast comparators, the programmable timers, SVM, the I<sup>2</sup>C compatible master and slave interface, 3-wire, master and slave SPI, PLAs, as well as all GPIO pins.

#### **Memory Organization**

The device incorporates several memory areas:

- 32K Words of flash memory for application program and constant data storage
- 2K Words of SRAM
- 4K Words of Utility ROM that contain a debugger and program loader
- 32-level stack memory for storage of program return addresses and application use

The memory is implemented with separate address spaces for program memory, data memory, and register space that also allows ROM, application code, and data memory into a single contiguous memory map. The device allows data memory to be mapped into program space, permitting code execution from data memory. In addition, program memory can be mapped into data space, permitting code constants to be accessed as data memory. Figure 1 shows the DS4835's memory map when executing from program memory space. Refer to the *DS4835 User Guide* for memory map information when executing from data or ROM space.

The incorporation of flash memory allows field upgrade of the firmware. Flash memory can be password protected with a 16-word key, denying access to program memory by unauthorized individuals.



Figure 1. DS4835 Memory Map when Program is Executed from Flash Memory.

#### Memory

The DS4835 has both flash and SRAM memory.

- 32KW of the flash memory for program and data memory.
- 2KW of the SRAM memory for data memory.

#### **Utility ROM**

The utility ROM is a 4K word block of internal ROM memory that defaults to a starting address of 8000h. The utility ROM consists of subroutines that can be called from application software. These include:

- In-system programming (bootstrap loader) over a 1-Wire loader (OWL) or I<sup>2</sup>C compatible interfaces
- Callable routines for in-application flash programming Following any reset, execution begins in the utility ROM. The ROM software determines whether the program execution should immediately jump to location 0000h, the

start of application code, or to one of the special routines mentioned. Routines within the utility ROM are firmwareaccessible and can be called as subroutines by the application software.

#### **Stack Memory**

A 16-bit, 32-level internal stack provides storage for program return addresses. The stack is used automatically by the processor when the CALL, RET, and RETI instructions are executed and interrupts serviced. The stack can also be used explicitly to store and retrieve data by using the PUSH, POP, and POPI instructions.

On reset, the stack pointer, SP, initializes to the top of the stack (1Fh). The CALL, PUSH, and interrupt-vectoring operations increment SP, then store a value at the location pointed to by SP. The RET, RETI, POP, and POPI operations retrieve the value at SP and then decrement SP.

#### **Programming**

The microcontroller's flash memory can be programmed by one of two methods: in-system programming and inapplication programming. These provide great flexibility in system design as well as reduce the life-cycle cost of the embedded system. Programming can be password protected to prevent unauthorized access to code memory.

#### In-System Programming

An internal bootstrap loader allows the device to be programmed over the OWL or I<sup>2</sup>C compatible interfaces. As a result, system software can be upgraded in-system, eliminating the need for a costly hardware retrofit when software updates are required. The programming source select (PSS) bits in the ICDF register determine which interface is used for boot-loading operation. The device supports OWL and I<sup>2</sup>C as an interface corresponding to bits 00 and 01 of PSS, respectively, as shown in Figure 2.

#### **Password**

Some applications require protection against unauthorized viewing of program code memory. For these applications, access to in-system programming, in-application programming, or in-circuit debugging functions is prohibited until a password has been supplied. The password is defined as the 16 words of physical program memory at addresses 0010h to 001Fh.

A single password lock (PWL) bit is implemented in the device. When the PWL is set to 1 (power-on reset default) and the contents of the memory at addresses 0010h to 001Fh are any value other than all FFh or 00h, the password is required to access the utility ROM, including in-circuit debug and in-system programming routines that allow reading or writing of internal memory. When PWL is cleared to 0, these utilities are fully accessible without the password. The password is automatically set to all 1's following a mass erase. Mass erase can be performed without password match.



Figure 2. In-System Programming

#### System Timing

The device generates its 16MHz instruction clock (MOSC) and 128MHz clock for TEC, PWM, and DC-DC converters internally. On power-up, the oscillator's output, which cannot be accessed externally, is disabled until  $V_{DD}$  rises above  $V_{BO}.$  Once this threshold is reached, the output is enabled after approximately 3ms (t\_{SU\\_MOSC}), clocking the device.

#### **System Reset**

The device features several sources that can be used to reset the DS4835.

#### **Power-On Reset**

An internal power-on reset (POR) circuit is used to enhance system reliability. This circuit forces the device to perform a POR whenever a rising voltage on  $V_{DD}$  climbs above  $V_{BO}$ . When this happens, the following events occur:

- All registers and circuits enter their reset state.
- The POR flag (WDCN.7) is set to indicate the source of the reset.
- Code execution begins at location 8000h when the reset condition is released.

#### **Brownout Detect/Reset**

The device features a brownout detect/reset function. Whenever the power monitor detects a brown-out condition (when  $V_{DD} < V_{BO}$ ), it immediately issues a reset and stays in that state as long as  $V_{DD}$  remains below  $V_{BO}$ . Once  $V_{DD}$  voltage rises above  $V_{BO}$ , the device waits for  $t_{SU\_MOSC}$  before returning to normal operation, also referred to as CPU state. If a brownout occurs during this  $t_{SU\_MOSC}$ , the device again goes back to the brownout state. Otherwise, it enters into CPU state. In CPU state, the brownout detector is also enabled. On power-up, the device always enters brownout state first and then follows the above sequence. The reset issued by brownout is same as POR. Any action performed after POR also happens on brownout reset. All the registers cleared on POR are also cleared on brownout reset.

#### **External Reset**

Asserting the  $\overline{RST}$  pin low causes the device to enter the reset state. Execution resumes at location 8000h after the  $\overline{RST}$  pin is released. During normal operation, the DS4835 is placed into external reset when the  $\overline{RST}$  pin is held low. The required duration of the logic 0 pulse depends upon whether the 1-Wire test access port (TAP)

is enabled. If the TAP is enabled, the  $\overline{RST}$  pin must be held low for approximately 150µs to initiate a reset. If the TAP is disabled, the  $\overline{RST}$  pin must be held low for 4 system clock cycles to initiate a reset. Once the DS4835 enters reset mode, it remains in reset if the  $\overline{RST}$  pin is held at logic 0. After the  $\overline{RST}$  pin returns to logic 1, the processor exits reset within 12 clock cycles.

#### **Watchdog Timer Reset**

The watchdog timer provides a mechanism to reset the processor in the case of undesirable code execution. The watchdog timer is a hardware timer designed to be periodically reset by the application software. If the software operates correctly, the timer is reset before it reaches its maximum count. However, if undesirable code execution prevents a reset of the watchdog timer, the timer reaches its maximum count and resets the processor.

The watchdog timer is controlled through two bits in the WDCN register (WDCN[5:4] and WD[1:0]). Its time-out period can be set to one of the four programmable intervals ranging from 2<sup>12</sup> to 2<sup>21</sup> system clock (MOSC) periods (0.256ms to 0.131s). The watchdog interrupt occurs at the end of this timeout period, which is 512 MOSC clock periods, or approximately 32µs, before the reset. The reset generated by the watchdog timer lasts for 4 system clock cycles, which is 0.25µs. The software can determine if a reset is caused by a watchdog timeout by checking the watchdog timer reset flag (WTRF) in the WDCN register. Execution resumes at location 8000h following a watchdog timer reset. The watchdog reset has the same effect as the external reset as far as the reset values of all registers are concerned.

#### **Internal System Reset**

The host can issue an I<sup>2</sup>C command (BBh) to slave address 34h to reset the communicating device. This reset has the same effect as the external reset as far as the reset values of all registers are concerned. Also, an internal system reset can occur when the in-system programming is done (ROD = 1). This reset has the same effect as the external reset as far as the reset values of all registers are concerned

#### **Software Reset**

The device UROM provides an option to software reset through the application program. The application program jumps to the UROM code, which generates the internal system reset. This reset has the same effect as the internal system reset.

#### **TEC Controller**

The DS4835 has two digital proportional (P), integral (I), and differential (D) control-based hardware TEC controllers with internal power FETs. The digital PID control loop has programmable values for the P, I, and D constants. The components of this loop are a 16-bit ADC, programmable digital TEC set-point, PID loop, feedback from thermistor with a low-temperature coefficient resistor connected to the V<sub>REF</sub> and pulse-width modulation (PWM) that drives the internal FETs. Integration of the power FETs results in the need for only an external inductor and capacitor. On-chip FETs minimize external components and high switching frequency reduces the size of external components in the space constrained optical modules.

The ADC reference voltage available at the V<sub>REF</sub> pin is used to create a voltage-divider network with the thermis-

tor. For better performance, the AGND pin should have a Kelvin connection between TOSA ground and AGND.

The thermistor voltage is sampled by the ADC and used to adjust the set point for the TEC controller. The 16-bit TEC setpoint is one of the TEC SFRs. The TEC- voltage is internally sampled by the ADC. The TEC+ voltage can be applied to an ADC input to determine the voltage generated across the TEC. One side of the TEC is driven by the digital PWM output from the PID controller while the other side of the TEC is connected to ground or  $PV_{CC}$  depending upon heating or cooling mode for the TEC (dynamically switched by the controller). The transition from cooling to heating mode is well-controlled as the digital PID loop has 16-bits of resolution. The device also provides an internal TEC current monitor with 4 configurable ranges.



Figure 3. TEC Controller

#### **DC-DC Converters**

The device integrates three fully and individually programmable DC-DC buck converters with internal FETs and one of these (DCDC-3) can be configured as a DC-DC boost converter. Four more DC-DC controllers are available using an external FET that can be used to generate highvoltage output for APD bias or inverted output for EA bias.

#### **Buck DC-DC Converters**

Each buck DC-DC converter only requires an external inductor and decoupling capacitors to complete the converter circuit. The output voltage ( $V_{OUT}$ ) should be directly connected to the feedback node (FB) to reduce the component count on the module and  $V_{OUT}$  is programmed using an SFR. The switching frequency at LX is up to 3MHz and the internal controller runs at a 128MHz clock rate. Refer to Figure 4.

 $V_{RDCDC}$  is the voltage-reference DAC and reference voltage for the DC-DC controller. This is a 10-bit DAC with a full-scale voltage of 1.4V. The  $V_{RDCDC}$  register should be adjusted to set the desired output voltage. The voltage comparator compares the output voltage with the  $V_{RDCDC}$  DAC reference voltage. The buck converter features an internal resistor divider to reduce the component count on the optical module. Therefore,  $V_{OUT}$  can be connected directly to the feedback point (FB) without an external resistor network, which saves board space and cost.

#### **Short Circuit Protection**

The DC-DC controller has built-in short-circuit protection, when the output voltage is shorted to GND or when unexpected overcurrents flow due to circuit violations. The protection circuit immediately disables the DC-DC controller and protects the device from getting damaged. Short-circuit protection is implemented into the hardware layer and does not require software programming. Since it is implemented in the hardware layer, the response to a fault condition is fast.

#### **Component Selection**

Selection of proper inductor and decoupling capacitors are very important for proper DC-DC functioning. The controller runs at a high frequency of up to 3MHz so inductor size can be as small as possible. The inductor current rating should be double the rated maximum peak current and the DC resistance should be as small as possible. The recommended inductor part number is DFE201612P-1R0M from muRata (1.0 $\mu$ H ±20%, DCR =  $54m\Omega$  typical and rated current = 3.3A). Similarly, decoupling capacitors play a vital role in DC-DC converter circuits. Use good X7R capacitors for decoupling. The recommended capacitor voltage rating should be at least double the output voltage. Input capacitor placement and selection is very critical. The input capacitor must be placed so that the current loop at the input switching node is very small. See the Layout Recommendations section for more details.



Figure 4. Buck DC-DC Converter Typical Application Circuit

#### **Enabling the DC-DC Converter**

The DC-DC converter operates in two states. One is startup and the other is steady-state. In startup state, the DC-DC starts to charge the output capacitors with high peak current from 0V to the configured voltage. Approximately 150µs is the settling time to reach the desired output voltage depending on the load condition and configured voltage level. Once the output voltage is reached, the voltage startup state finishes and the controller enters the steady-state operation. In steady-state, the DC-DC continuously monitors and regulates the output voltage for load-current variation as well as supply voltage fluctuations. The maximum continuous load current is 1500mA.

Table 1. Recommended DC-DC Buck SFR Settings

| SFR SETTING VALUE | VALUE |
|-------------------|-------|
| NMOS_ON           | 0000h |
| NMOS_ON_ST        | 0000h |
| PMOS_ON           | 0018h |
| PMOS_ON_ST        | 0069h |

**Note:** If there is any load violation in the startup state, the DC-DC might not settle at the configured voltage and the controller will fail to regulate the output. Refer to the DS4835 User Guide for more details.

#### Using the Buck Converter to Power the Current DACs

The DC-DC buck converter can be used to lower the supply voltage for the current DACs and reduce the power dissipation. The DCDC1 feedback node is the  $V_{CCDAC}$  pin, when Buck1 is used it is the default power supply for IDACs.

# 4V Boost DC-DC Convertor with an Internal Power FET

The device has an integrated internal power FET and a controller to generate a configurable boost voltage between  $V_{DD}$  and 4V. The boost converter can provide up to 200mA load current. As shown in Figure 5 below, the boost DC-DC requires an external inductor, resistors, and decoupling capacitors to complete the converter circuit. The output voltage is monitored at the feedback pin.

Table 2. Recommended DC-DC Boost SFR Settings

| SFR SETTING VALUE | VALUE |
|-------------------|-------|
| NMOS_ON           | 000Eh |
| NMOS_ON_ST        | 0006h |
| PMOS_ON           | 0010h |
| PMOS_ON_ST        | 0100h |



Figure 5. Boost DC-DC Converter Typical Application Circuit

#### **Boost DC-DC Converter with an External FET**

A built-in boost controller can be used to generate a high output voltage or inverted output to bias an APD or EA bias, using an external FET, an inductor, a diode, and decoupling capacitors. The controller uses a proportional integral (PI) control algorithm and runs at the 128MHz clock rate. The PWM operating frequency is up to 1MHz. High frequency operation results in small-size inductor and capacitors to save board space and reduces the output-voltage ripple. The boost DC-DC converter typical application circuit is shown below for 40V and 4mA output current. To generate different output voltages and currents, the user should select the appropriate FET, inductor, and diode for better performance. A general-purpose I/O with boost PWM capability is used to drive the FET. The voltage feedback to the ADC can be applied to any GPIO input with an ADC-input function.

#### Analog-to-Digital Converter

The device contains a 16-bit ADC with a 32-input multiplexer (with up to 24 external channels). The mux selects the ADC input from 24 external channels. Additionally, the channels can be configured to convert internal temperature, Sample and Hold channels and  $V_{CCO}$ . The ADC controller is the digital interface block between the CPU and the ADC. It provides all the necessary controls to the ADC and the CPU interface. The ADC uses a set of SFRs for configuring the ADC in the desired mode of operation. Each ADC channel can have its own configuration, such as priority select, conversion-reference select, averaging select, acquisition-time selection, etc. The ADC provides various interrupts for end of external channel sequence, temperature conversion, and SH conversion completion.

#### **Temperature Measurement**

The device provides an internal die-temperature-sensor monitor and an external diode-temperature sensor for laser-diode temperature monitoring. These can be enabled independently by setting the appropriate bit locations in the TEMPCN register. Whenever an internal temperature conversion is complete the ITEMPI flag is set. Whenever an external temperature conversion is complete the ETEMPI flag is set. This can be configured to cause an interrupt, and can be cleared by software. The temperature measurement resolution is 0.125°C. The ADC controller provides options to average the internal temperature results. The device provides 2, 4, 8, 16, 32, 64, 128 samples averaging configurations for the internal temperature.



Figure 6. High-Voltage Boost DC-DC Converter Typical Application Circuit

#### **Fast Comparator (Quick Trips)**

The device supports 16-bit quick trip comparison functionality for the first eight ADC configurations. The quick trips can be used to continuously monitor user-defined channels in a round-robin priority sequence. The quick trip controller allows the user to control the list of channels to monitor in the round-robin sequence.

The quick trip (digital) performs two comparisons on any selected channel.

- 1) Comparison with a high-threshold value.
- 2) Comparison with a low-threshold value.
- 3) Window Comparator Mode operation.

Any comparison above the high-threshold value or below the low-threshold value causes a bit to set in the corresponding register. This bit can be used to trigger an interrupt. The threshold values are stored in 16 internal registers (8 registers for low-threshold setting and 8 registers for high-threshold setting). The quick-trip controller provides user-defined threshold values for the quick trips.

#### **Inrush Control**

The device integrates the inrush control feature to support hot-pluggable functionality of optical modules. This saves optical-module printed-circuit-board space and cost by removing external slow-start circuits. The source terminal of the FET connects to the inrush-supply IN pin ( $V_{CCI}$ ) of the device and the drain terminal connects to inrush supply OUT pin ( $V_{CCO}$ ). The inrush controller provides the control for the maximum current on powering up the module. Further detailed information regarding inrush control can be found in the *DS4835 User Guide*.

#### **Current DACs**

The device features 4 current DACs with programmable full-scale range. These current DACs can be used to provide laser bias or distributed Bragg reflector (DBR) current. The range selection provides flexibility to choose the range for maximum accuracy at lower currents. The supply voltage for the current DACs can be provided from the DC-DC buck converter 1, or from an external supply. Further detailed information regarding current DAC can be found in the *DS4835 User Guide*.

#### **Delta-Sigma DAC**

The device has twelve 16-bit delta-sigma DAC outputs. It has first order delta-sigma modulators. Associated pins can be configured as delta-sigma DACs when enabled. The modulator output translates to a DC voltage when fed to an external passive low-pass filter as shown in Figure 7. The maximum frequency of the delta-sigma modulator output is 8MHz. This frequency output can be observed at half the full-scale value of delta sigma. More detailed information regarding the Delta-Sigma DAC can be found in the Delta-Sigma DAC section of the DS4835 User Guide.

#### **Pulse-Width Modulation**

The DS4835 provides 8 pulse-width modulated (PWM) outputs. These PWMs have 16-bit resolution and can operate at a frequency of 2MHz. This modulator output can be converted to a DC voltage when it's fed to an external passive low-pass filter. More detailed information regarding PWMs can be found in the *DS4835 User Guide*.

#### **Automatic Power Control**

The device provides four integrated automatic power controls (APC) that can be used for APC loop, which reduces software overheads. The APC uses the monitor diode feedback at any ADC pin as analog input. The user can set the APC set point to the APC set-point register and based on the monitor diode feedback, the APC loop provides the new bias current value which can be directly written to the laser driver.



Figure 7. Delta-Sigma DAC

#### **Programmable Logic Array**

The device provides four hardware programmable logic arrays (PLA) to meet the time-critical optical-module requirements, e.g., TXD, LOS, TXF, or similar input-to-output operations. This is accomplished in hardware and does not require complex software interrupts and the latency that software would cause. The PLA provides the logic solution for asserting fast output based on different input condition. The connected output pin responds to PLA once PLA is enabled. The PLA output can also be asserted by software control bits. Additionally, PLA output can be controlled enabling quick-trip bits of the logic. More detailed information regarding PLA can be found in the *PLA* section of the *DS4835 User Guide*.

#### **Serial Peripherals**

The DS4835 has two I<sup>2</sup>C master, I<sup>2</sup>C slave, 3-Wire, SPI master, and SPI slave interfaces.

#### I<sup>2</sup>C Compatible Interface Modules

The device provides three independent I<sup>2</sup>C-compatible interfaces, two I<sup>2</sup>C masters and one slave. The I<sup>2</sup>C slave can support up to 4 slave addresses simultaneously.

#### I<sup>2</sup>C-Compatible Master Interfaces

The device features two I<sup>2</sup>C-compatible master interfaces for communication with a wide variety of external I2C devices. The I<sup>2</sup>C master has an 8-byte buffer that allows for better firmware independent communication. The I2C-compatible master bus is a bidirectional bus using two bus lines, the serial data line (MSDA) and the serial clock line (MSCL). For the I2C-compatible master, the device has ownership of the I2C bus, drives the clock, and generates the START and STOP signals. This allows the device to send data to a slave or receive data from a slave. The I2C-master mode is enabled by setting the master enable bit (TW2WEN). The I<sup>2</sup>C-master has 8-bytes of buffer to allow multiple byte reads and writes with less firmware control. More detailed information can be found in the I<sup>2</sup>C-master section of the DS4835 User Guide.

#### I<sup>2</sup>C-Compatible Slave Interface

The device also features an internal I<sup>2</sup>C-compatible slave interface for communication with a host. Furthermore, the device can be in-system programmed (bootloader) through the I<sup>2</sup>C-compatible slave interface. The two interface signals used by the I<sup>2</sup>C slave interface are SCL and SDA. For the I<sup>2</sup>C-compatible slave interface, the device relies on an externally generated clock to drive SCL and responds to data and commands only when requested by the I<sup>2</sup>C master device. The I<sup>2</sup>C-compatible slave inter-

face is open-drain and requires external pullup resistors. The device supports four slave addresses. Each slave address has a dedicated 8-byte transmit page and all slave addresses share a common 8-byte receive FIFO. More detailed information can be found in the *I*<sup>2</sup>*C*-slave section of the *DS4835 User Guide*.

#### SPI Interface (Master and Slave)

The device includes a master and slave SPI interface. The SPI provides an independent serial communication channel to communicate synchronously with peripheral devices in a multiple-master or multiple-slave system. The interface allows access to a four-wire, full-duplex serial bus, and can be operated in the master mode. Collision detection is provided when two or more masters attempt a data transfer at the same time. The maximum data rate of the SPI is 1/2 the system clock frequency for master mode.

SPI-slave mode is used when the SPI is controlled by another peripheral device. The SPI is in slave mode when an internal bit (MSTM) is cleared to logic 0. In slave mode, the SPI is dependent on the SPICK sourced from the master to control the data transfer. The SPICK input frequency should not be greater than the system clock frequency of the slave device divided by 4. Data received from the master replaces data in the slave's shift register at the completion of a transfer. More detailed information can be found in the SPI section of the DS4835 User Guide.

#### 3-Wire Interface Module

The DS4835 controls devices like the MAX24033/MAX24016/MAX3956/MAX3798/MAX3799 over a proprietary 3-wire interface. The device acts as the 3-wire master, initiating communication with and generating the clock for the 3-wire slave. It is a 3-pin interface consisting of SDA\_3W (a bidirectional data line), an SCL\_3W clock signal, and a CS\_3W chip select output (active high). The 3-wire master has 8-bytes of buffers to support burst mode read and writes with a 3-wire slave device.

#### I/O Ports

The device allows for most pins to function as general-purpose input and/or output pins. There are four ports: Port0[7:5] and Port0[3:0], Port1[7:0], Port2[7:0], and Port6[3:0]. Port0 is open drain, whereas the other two ports are push-pull IOs. Each port pin is multiplexed with other special function, such as interrupts, ADC, DAC, PWM, etc. Port6[3:0] is an input-only port if any of these pins is not used for the DC-DC operation.

The GPIO pins have Schmitt trigger receivers and full CMOS output drivers, and can support alternate functions. The ports can be accessed through SFRs (PO, PI, PD, IEN, EIE, EIF, and EIES) and each pin can be individually configured. The pin is either high impedance or a weak pullup when defined as an input, dependent on the state of the corresponding bit in the output register. In addition, each pin can function as an external interrupt with individual enable, flag, and active-edge selection when programmed as input. The ADC input channels are by default GPIO pins. The I/O port SFRs are accessed in Module 0 and 1.

#### **Programmable Timers**

The device features three general-purpose programmable timers. Various timing loops can be implemented using the timers. The timer can be used in two modes: free-running mode and compare mode. The functionality of the timers can be accessed through three SFRs for each of the general-purpose timers. GTCN is the general control register, GTV is the timer value register, and GTC is the timer-compare register. More detailed information regarding times can be found in the *DS4835 User Guide*.

#### Hardware Multiplier and Accumulator

The DS4835 has two independent hardware multiplier and accumulators (MAC). The hardware multiplier (a multiply-accumulate, or MAC module) is a very powerful tool, especially for application that requires complex calculations. This multiplier executes the multiply, multiply-negate, multiply-accumulate, multiply-subtract or multiple-shift operation for signed or unsigned operands in a single clock. More detailed information regarding MAC can be found in the *DS4835 User Guide*.

#### In-Circuit Debug

Embedded debugging capability is available through the 1-Wire interface. Embedded debug hardware and embedded ROM firmware provide in-circuit debugging capability to the user application, eliminating the need for an expensive in-circuit emulator. The in-circuit debug features include:

- Hardware debug engine,
- Set of registers able to set breakpoints on register, code, or data accesses (ICDA, ICDB, ICDC, ICDD, ICDF, ICDT0 and ICDT1),
- Set of debug service routines stored in the utility ROM.

The embedded hardware debug engine is an independent hardware block in the microcontroller. The debug engine can monitor internal activities and interact with selected internal registers while the CPU is executing user code. Collectively, the hardware and software features allow two basic modes of in-circuit debugging:

- Background mode allows the host to configure and set up the in-circuit debugger while the CPU continues to execute the application software at full speed. Debug mode can be invoked from background mode.
- Debug mode allows the debug engine to take control of the CPU, providing read/write access to internal registers and memory, and single-step trace operation.

### **Applications Information**

#### **Power-Supply Decoupling**

To achieve the best results when using the DS4835, decouple the  $V_{CCO}$  power supply with a 1 $\mu$ F and 0.01 $\mu$ F X5R capacitor. Use a high-quality, ceramic, surface-mount capacitor if possible. Surface-mount components minimize lead inductance, which improves performance, and ceramic capacitors tend to have adequate high-

frequency response for decoupling applications. Decouple the BYP18 pin using a 1 $\mu$ F and V<sub>REF</sub> pins using 4.7 $\mu$ F X5R capacitor. The V<sub>REF</sub> capacitor must be placed close to the device between the V<sub>REF</sub> and AGND pins.

Note: do not use the BYP18 pin for external circuitry.

#### **Thermal Vias**

It is recommended to place a thermal landing on the opposite side of the PCB also. This improves the thermal transfer to ambient and increase the thermally conductive area. The thermal landing should be at least as large as the exposed pad and can be made larger depending on the amount of free space from the exposed pad to other pin landings. The thermal landing is connected to the ground plane with thermal vias. The thermal vias direct heat from the thermal landing to the ground plane as well as to ambient through the bottom of the PCB. Multiple vias improve the heat transfer away from the IC and also improve the electrical connection to ground (when applicable). A 1.0 to 1.2mm pitch is the recommended spacing for the vias in most applications. Refer to application note AN862 for more detailed information.

**Table 3. GPIO Special Function Cross Reference** 

| PIN<br># | PIN<br>NAME        | ADC   | IDAC  | DS DAC   | PWM  | DC-DC | PLA    | S/H   | I <sup>2</sup> C | 3-WIRE | SPI                         | PORT   |
|----------|--------------------|-------|-------|----------|------|-------|--------|-------|------------------|--------|-----------------------------|--------|
| 1        | GP20               | ADC16 |       | DS_DAC0  | PWM0 | APD4  | PLAOUT | SHP0  |                  |        |                             | GPIO20 |
| 2        | GP21               | ADC17 |       | DS_DAC1  | PWM1 |       | PLAOUT | SHN0  |                  |        |                             | GPIO21 |
| 3        | GP16               | ADC14 | IDAC4 | DS_DAC11 |      |       |        | SHEN0 |                  |        |                             | GPIO16 |
| 4        | GP15               | ADC13 | IDAC3 | DS_DAC10 |      |       |        | SHEN0 |                  |        |                             | GPIO15 |
| 5        | V <sub>CCDAC</sub> | ADC4  |       |          |      | FB1   |        |       |                  |        |                             |        |
| 6        | GP14               | ADC12 | IDAC2 | DS_DAC9  |      |       |        |       | MSDA1<br>ALT     |        |                             | GPIO14 |
| 7        | GP13               | ADC11 | IDAC1 | DS_DAC8  |      |       |        |       | MSDA1<br>ALT     |        | MSPI_<br>MISO/<br>SSPI_MISO | GPIO13 |
| 8        | GP22               | ADC18 |       | DS_DAC2  | PWM2 | APD1  | PLAOUT |       |                  |        |                             | GPIO22 |
| 9        | GP23               | ADC19 |       | DS_DAC3  | PWM3 | APD2  | PLAOUT |       |                  |        |                             | GPIO23 |
| 10       | GP24               | ADC20 |       | DS_DAC4  | PWM4 |       | PLAIN  |       |                  |        |                             | GPIO24 |
| 11       | GP03               | ADC3  |       |          |      |       | PLAOUT | SHEN1 | MSCL2            |        |                             | GPIO03 |
| 12       | GP05               | ADC5  |       |          |      |       | PLAIN  | SHEN0 |                  |        |                             | GPIO05 |

**Table 3. GPIO Special Function Cross Reference (continued)** 

| PIN<br># | PIN<br>NAME       | ADC            | IDAC | DS DAC  | PWM  | DC-DC | PLA    | S/H   | I <sup>2</sup> C | 3-WIRE | SPI                         | PORT   |
|----------|-------------------|----------------|------|---------|------|-------|--------|-------|------------------|--------|-----------------------------|--------|
| 13       | GP06              | ADC6           |      |         |      |       | PLAIN  |       |                  |        |                             | GPIO06 |
| 14       | GP07              | ADC7           |      |         |      | FB3   | PLAIN  |       |                  |        |                             | GPIO07 |
| 15       | AGND              |                |      |         |      |       |        |       |                  |        |                             |        |
| 16       | V <sub>REF</sub>  |                |      |         |      |       |        |       |                  |        |                             |        |
| 17       | V <sub>CCO</sub>  |                |      |         |      |       |        |       |                  |        |                             |        |
| 18       | V <sub>CCI</sub>  |                |      |         |      |       |        |       |                  |        |                             |        |
| 19       | GP25              | ADC21          |      | DS_DAC5 | PWM5 |       | PLAIN  |       |                  |        |                             | GPIO25 |
| 20       | GP26              | ADC22          |      | DS_DAC6 | PWM6 |       | PLAIN  | SHP1  |                  |        |                             | GPIO26 |
| 21       | GP27              | ADC23          |      | DS_DAC7 | PWM7 |       | PLAIN  | SHN1  |                  |        |                             | GPIO27 |
| 22       | LX4               | ADC9           |      |         |      | TECN2 |        |       |                  |        |                             | GPI63  |
| 23       | PV <sub>CC4</sub> |                |      |         |      |       |        |       |                  |        |                             |        |
| 24       | LX3               |                |      |         |      | TECP2 |        |       |                  |        |                             | GPI62  |
| 25       | PV <sub>CC3</sub> |                |      |         |      |       |        |       |                  |        |                             |        |
| 26       | PV <sub>CC2</sub> |                |      |         |      |       |        |       |                  |        |                             |        |
| 27       | LX2               | ADC8           |      |         |      | TECN1 |        |       |                  |        |                             | GPI61  |
| 28       | PV <sub>CC1</sub> |                |      |         |      |       |        |       |                  |        |                             |        |
| 29       | LX1               |                |      |         |      | TECP1 |        |       |                  |        |                             | GPI60  |
| 30       | GP12              | ADC10          |      |         |      | FB2   |        |       | MSDA1<br>ALT     | CS_3W  | SSPI_<br>CSEL               | GPIO12 |
| 31       | GP11              |                |      |         |      |       |        |       | MSCL1            | SCL_3W | MSPI_CK/<br>SSPI_CK         | GPIO11 |
| 32       | GP10              |                |      |         |      |       |        |       | MSDA1            | SDA_3W | MSPI_<br>MOSI/<br>SSPI_MOSI | GPIO10 |
| 33       | SCL               |                |      |         |      |       |        |       |                  |        |                             |        |
| 34       | SDA               |                |      |         |      |       |        |       |                  |        |                             |        |
| 35       | BYP18             |                |      |         |      |       |        |       |                  |        |                             |        |
| 36       | GP02              | ADC2           |      |         |      |       | PLAOUT | SHEN1 |                  |        |                             | GPIO02 |
| 37       | GP01              | ADC1           |      |         |      |       | PLAOUT | SHEN1 | MSDA2            |        |                             | GPIO01 |
| 38       | GP17              | ADC15<br>TSENS |      |         |      | APD3  | PLAIN  | SHEN0 |                  |        |                             | GPIO17 |
| 39       | RST               |                |      |         |      |       |        |       |                  |        |                             |        |
| 40       | GP00              | ADC0           |      |         |      |       | PLAOUT | SHEN1 |                  |        |                             | GPIO00 |
| _        | EP (GND)          |                |      |         |      |       |        |       |                  |        |                             |        |

## **Typical Application Circuit**



# **Ordering Information**

| PART        | TEMP RANGE      | PIN-<br>PACKAGE | TEC1 | TEC2 | TEC SET<br>POINT<br>RESOLUTION | DC-DC3<br>BOOST | IDAC1 | IDAC2 | IDAC3 | IDAC4 |
|-------------|-----------------|-----------------|------|------|--------------------------------|-----------------|-------|-------|-------|-------|
| DS4835ZGTL+ | -40°C to +105°C | 40 TQFN         | Yes  | Yes  | 16-bit                         | Yes             | Yes   | Yes   | Yes   | Yes   |
| DS4835VGTL+ | -40°C to +105°C | 40 TQFN         | No   | Yes  | 9-bit                          | No              | Yes   | Yes   | Yes   | Yes   |
| DS4835TGTL+ | -40°C to +105°C | 40 TQFN         | No   | No   | No                             | No              | Yes   | Yes   | Yes   | Yes   |
| DS4835RGTL+ | -40°C to +105°C | 40 TQFN         | Yes  | No   | 16-bit                         | Yes             | No    | Yes   | No    | No    |
| DS4835PGTL+ | -40°C to +105°C | 40 TQFN         | Yes  | No   | 9-bit                          | Yes             | No    | Yes   | No    | No    |
| DS4835MGTL+ | -40°C to +105°C | 40 TQFN         | Yes  | Yes  | 16-bit                         | No              | No    | Yes   | No    | No    |
| DS4835JGTL+ | -40°C to +105°C | 40 TQFN         | No   | Yes  | 12-bit                         | No              | No    | Yes   | Yes   | No    |
| DS4835GGTL+ | -40°C to +105°C | 40 TQFN         | No   | No   | No                             | No              | No    | No    | No    | No    |
| DS4835EGTL+ | -40°C to +105°C | 40 TQFN         | No   | No   | No                             | Yes             | No    | No    | No    | No    |

<sup>+</sup>Denotes a lead(Pb)-free/RoHS-compliant package.

## **Revision History**

| REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION                                                                                                                                                                                         | PAGES<br>CHANGED       |
|--------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|
| 0                  | 12/17            | Initial release                                                                                                                                                                                     | _                      |
| 1                  | 4/18             | Updated the Absolute Maximum Ratings, SPI Interface (Master/Slave), and 3-Wire Interface Module sections. Updated the Electrical Characteristics and Pin Description tables, Table 3, and Figure 7. | 2–10, 17,<br>28–29, 31 |
| 1.1                |                  | Corrected template format                                                                                                                                                                           | 1                      |
| 2                  | 6/21             | Updated Electrical Characteristics table                                                                                                                                                            | 9, 10                  |

For information on other Maxim Integrated products, visit Maxim Integrated's website at www.maximintegrated.com.

Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.